about summary refs log tree commit diff
path: root/sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c
diff options
context:
space:
mode:
authorJoe Ramsay <Joe.Ramsay@arm.com>2023-10-05 17:10:51 +0100
committerSzabolcs Nagy <szabolcs.nagy@arm.com>2023-10-23 15:00:45 +0100
commit067a34156c19fb3c53824e37d70820c0ce5b87b2 (patch)
treec0e5649d7892db1a9fc195adc8b381c01ab77544 /sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c
parenta8e3ab3074d448ff3e58ac8f850d955dfed830ad (diff)
downloadglibc-067a34156c19fb3c53824e37d70820c0ce5b87b2.tar.gz
glibc-067a34156c19fb3c53824e37d70820c0ce5b87b2.tar.xz
glibc-067a34156c19fb3c53824e37d70820c0ce5b87b2.zip
aarch64: Add vector implementations of log10 routines
A table is also added, which is shared between AdvSIMD and SVE log10.
Diffstat (limited to 'sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c')
-rw-r--r--sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c1
1 files changed, 1 insertions, 0 deletions
diff --git a/sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c b/sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c
index d30dcd6f95..8d05498ec9 100644
--- a/sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c
+++ b/sysdeps/aarch64/fpu/test-double-advsimd-wrappers.c
@@ -27,6 +27,7 @@ VPCS_VECTOR_WRAPPER (cos_advsimd, _ZGVnN2v_cos)
 VPCS_VECTOR_WRAPPER (exp_advsimd, _ZGVnN2v_exp)
 VPCS_VECTOR_WRAPPER (exp2_advsimd, _ZGVnN2v_exp2)
 VPCS_VECTOR_WRAPPER (log_advsimd, _ZGVnN2v_log)
+VPCS_VECTOR_WRAPPER (log10_advsimd, _ZGVnN2v_log10)
 VPCS_VECTOR_WRAPPER (log2_advsimd, _ZGVnN2v_log2)
 VPCS_VECTOR_WRAPPER (sin_advsimd, _ZGVnN2v_sin)
 VPCS_VECTOR_WRAPPER (tan_advsimd, _ZGVnN2v_tan)