1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
|
/* Facilities specific to the PowerPC architecture
Copyright (C) 2012-2015 Free Software Foundation, Inc.
This file is part of the GNU C Library.
The GNU C Library is free software; you can redistribute it and/or
modify it under the terms of the GNU Lesser General Public
License as published by the Free Software Foundation; either
version 2.1 of the License, or (at your option) any later version.
The GNU C Library is distributed in the hope that it will be useful,
but WITHOUT ANY WARRANTY; without even the implied warranty of
MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
Lesser General Public License for more details.
You should have received a copy of the GNU Lesser General Public
License along with the GNU C Library; if not, see
<http://www.gnu.org/licenses/>. */
#ifndef _SYS_PLATFORM_PPC_H
#define _SYS_PLATFORM_PPC_H 1
#include <features.h>
#include <stdint.h>
#include <bits/ppc.h>
/* Read the Time Base Register. */
static inline uint64_t
__ppc_get_timebase (void)
{
#if __GNUC_PREREQ (4, 8)
return __builtin_ppc_get_timebase ();
#else
# ifdef __powerpc64__
uint64_t __tb;
/* "volatile" is necessary here, because the user expects this assembly
isn't moved after an optimization. */
__asm__ volatile ("mfspr %0, 268" : "=r" (__tb));
return __tb;
# else /* not __powerpc64__ */
uint32_t __tbu, __tbl, __tmp; \
__asm__ volatile ("0:\n\t"
"mftbu %0\n\t"
"mftbl %1\n\t"
"mftbu %2\n\t"
"cmpw %0, %2\n\t"
"bne- 0b"
: "=r" (__tbu), "=r" (__tbl), "=r" (__tmp));
return (((uint64_t) __tbu << 32) | __tbl);
# endif /* not __powerpc64__ */
#endif
}
/* The following functions provide hints about the usage of shared processor
resources, as defined in ISA 2.06 and newer. */
/* Provides a hint that performance will probably be improved if shared
resources dedicated to the executing processor are released for use by other
processors. */
static inline void
__ppc_yield (void)
{
__asm__ volatile ("or 27,27,27");
}
/* Provides a hint that performance will probably be improved if shared
resources dedicated to the executing processor are released until
all outstanding storage accesses to caching-inhibited storage have been
completed. */
static inline void
__ppc_mdoio (void)
{
__asm__ volatile ("or 29,29,29");
}
/* Provides a hint that performance will probably be improved if shared
resources dedicated to the executing processor are released until all
outstanding storage accesses to cacheable storage for which the data is not
in the cache have been completed. */
static inline void
__ppc_mdoom (void)
{
__asm__ volatile ("or 30,30,30");
}
/* ISA 2.05 and beyond support the Program Priority Register (PPR) to adjust
thread priorities based on lock acquisition, wait and release. The ISA
defines the use of form 'or Rx,Rx,Rx' as the way to modify the PRI field.
The unprivileged priorities are:
Rx = 1 (low)
Rx = 2 (medium)
Rx = 6 (medium-low/normal)
The 'or' instruction form is a nop in previous hardware, so it is safe to
use unguarded. The default value is 'medium'.
*/
static inline void
__ppc_set_ppr_med (void)
{
__asm__ volatile ("or 2,2,2");
}
static inline void
__ppc_set_ppr_med_low (void)
{
__asm__ volatile ("or 6,6,6");
}
static inline void
__ppc_set_ppr_low (void)
{
__asm__ volatile ("or 1,1,1");
}
#endif /* sys/platform/ppc.h */
|