diff options
author | Paul Murphy <murphyp@linux.vnet.ibm.com> | 2015-10-29 15:48:47 -0500 |
---|---|---|
committer | Tulio Magno Quites Machado Filho <tuliom@linux.vnet.ibm.com> | 2015-11-19 18:04:30 -0200 |
commit | 9695cb3e6528d9f6f5c7c7f96bd6c94e5ba0e2c4 (patch) | |
tree | 63241a5efeb17ec0eda3d79b9cdaffc4cbc032bf /sysdeps/ia64 | |
parent | 86b4939846caf2bb072bba6057e1dc3ad187c2c2 (diff) | |
download | glibc-9695cb3e6528d9f6f5c7c7f96bd6c94e5ba0e2c4.tar.gz glibc-9695cb3e6528d9f6f5c7c7f96bd6c94e5ba0e2c4.tar.xz glibc-9695cb3e6528d9f6f5c7c7f96bd6c94e5ba0e2c4.zip |
powerpc: Spinlock optimization and cleanup
This patch optimizes powerpc spinlock implementation by: * Use the correct EH hint bit on the larx for supported ISA. For lock acquisition, the thread that acquired the lock with a successful stcx does not want to give away the write ownership on the cacheline. The idea is to make the load reservation "sticky" about retaining write authority to the line. That way, the store that must inevitably come to release the lock can succeed quickly and not contend with other threads issuing lwarx. If another thread does a store to the line (false sharing), the winning thread must give up write authority to the proper value of EH for the larx for a lock acquisition is 1. * Increase contented lock performance by up to 40%, and no measurable impact on uncontended locks on P8. Thanks to Adhemerval Zanella who did most of the work. I've run some tests, and addressed some minor feedback. * sysdeps/powerpc/nptl/pthread_spin_lock.c (pthread_spin_lock): Add lwarx hint, and use macro for acquire instruction. * sysdeps/powerpc/nptl/pthread_spin_trylock.c (pthread_spin_trylock): Likewise. * sysdep/unix/sysv/linux/powerpc/pthread_spin_unlock.c: Move to ... * sysdeps/powerpc/nptl/pthread_spin_unlock.c: ... here, and update to use new atomic macros.
Diffstat (limited to 'sysdeps/ia64')
0 files changed, 0 insertions, 0 deletions